Author : K. Hanumesh, T. Lakshmi Sanjeev, G.V. Harsha Vardhini, E. Sathiyanarayanan, M.E, (Ph.D)
Date of Publication :2nd July 2024
Abstract: This study introduces the design and construction of a synchronous counter in CMOS technology, focusing on the generation of a high-speed local clock through the application of gate driver logic. The counter is designed to offer both upward and downward counting capabilities, ensuring efficient and dependable counting processes. By employing gate driver logic for flip-flops, the counter achieves superior speed, which significantly enhances the overall performance. The abstract details the design approach, highlighting the integration of high-speed local clock generation. This investigation provides significant contributions to the advancement of synchronous counters in CMOS technology, proposing a novel method for achieving rapid counting operations.
Reference :